## Data Sheet

## FEATURES

SNR = $\mathbf{7 9 . 0} \mathbf{~ d B F S}$ at 70 MHz and 125 MSPS
SFDR $=93 \mathrm{dBc}$ at 70 MHz and 125 MSPS
Low power: 373 mW at 125 MSPS
1.8 V analog supply operation
1.8 V CMOS or LVDS output supply

Integer 1-to-8 input clock divider
IF sampling frequencies to $300 \mathbf{M H z}$
$-154.3 \mathrm{dBm} / \mathrm{Hz}$ small signal input noise with $200 \Omega$ input impedance at 70 MHz and 125 MSPS
Optional on-chip dither
Programmable internal ADC voltage reference
Integrated ADC sample-and-hold inputs
Flexible analog input range: 1 V p-p to 2 V p-p
Differential analog inputs with 650 MHz bandwidth
ADC clock duty cycle stabilizer
Serial port control
User-configurable, built-in self-test (BIST) capability
Energy-saving power-down modes

## APPLICATIONS

## Communications

Multimode digital receivers (3G)
GSM, EDGE, W-CDMA, LTE, CDMA2000, WiMAX, and TD-SCDMA
Smart antenna systems
General-purpose software radios
Broadband data applications
Ultrasound equipment

## PRODUCT HIGHLIGHTS

1. On-chip dither option for improved SFDR performance with low power analog input.
2. Proprietary differential input that maintains excellent SNR performance for input frequencies up to 300 MHz .
3. Operation from a single 1.8 V supply and a separate digital output driver supply accommodating 1.8 V CMOS or LVDS outputs.
4. Standard serial port interface (SPI) that supports various product features and functions, such as data formatting (offset binary, twos complement, or gray coding), enabling the clock duty cycle stabilizer, DCS, power-down, test modes, and voltage reference mode.
5. Pin compatibility with the AD9255, allowing a simple migration from 16 bits down to 14 bits.


Rev. C

## TABLE OF CONTENTS

Features .....  1
Applications. .....  1
Product Highlights ..... 1
Functional Block Diagram .....  1
Revision History ..... 2
General Description ..... 3
Specifications ..... 4
ADC DC Specifications ..... 4
ADC AC Specifications .....  5
Digital Specifications ..... 6
Switching Specifications ..... 8
Timing Specifications ..... 9
Absolute Maximum Ratings ..... 10
Thermal Characteristics ..... 10
ESD Caution ..... 10
Pin Configurations and Function Descriptions ..... 11
Typical Performance Characteristics ..... 15
Equivalent Circuits ..... 23
Theory of Operation ..... 25
ADC Architecture ..... 25
Analog Input Considerations ..... 25
REVISION HISTORY
8/13-Rev. B to Rev. C
Changes to Data Clock Output (DCO) Section ..... 32
Changes to Ordering Guide ..... 41
3/13-Rev. A to Rev. B
Changes to Table 17 ..... 37
Updated Outline Dimensions ..... 41
1/10—Rev. 0 to Rev. A
Changes to Worst Other (Harmonic or Spur) Parameter,
Table 2 ..... 5
Changes to Figure 77 ..... 29
Changes to Input Clock Divider Section ..... 30
Changes to Table 17 ..... 37
Updated Outline Dimensions ..... 41
10/09—Revision 0: Initial Version
Voltage Reference ..... 28
Clock Input Considerations ..... 29
Power Dissipation and Standby Mode ..... 31
Digital Outputs ..... 32
Timing. ..... 32
Built-In Self-Test (BIST) and Output Test ..... 33
Built-In Self-Test (BIST) ..... 33
Output Test Modes ..... 33
Serial Port Interface (SPI) ..... 34
Configuration Using the SPI ..... 34
Hardware Interface ..... 34
Configuration Without the SPI ..... 35
SPI Accessible Features ..... 35
Memory Map ..... 36
Reading the Memory Map Register Table ..... 36
Memory Map Register Table ..... 37
Memory Map Register Descriptions ..... 39
Applications Information ..... 40
Design Guidelines ..... 40
Outline Dimensions ..... 41
Ordering Guide ..... 41

## GENERAL DESCRIPTION

The AD9265 is a 16-bit, 125 MSPS analog-to-digital converter (ADC). The AD9265 is designed to support communications applications where high performance combined with low cost, small size, and versatility is desired.
The ADC core features a multistage, differential pipelined architecture with integrated output error correction logic to provide 16 -bit accuracy at 125 MSPS data rates and guarantees no missing codes over the full operating temperature range.

The ADC features a wide bandwidth differential sample-andhold analog input amplifier supporting a variety of user-selectable input ranges. It is suitable for multiplexed systems that switch full-scale voltage levels in successive channels and for sampling single-channel inputs at frequencies well beyond the Nyquist rate. Combined with power and cost savings over previously available ADCs, the AD9265 is suitable for applications in communications, instrumentation and medical imaging.

A differential clock input controls all internal conversion cycles. A duty cycle stabilizer provides the means to compensate for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance over a wide range of input clock duty cycles. An integrated voltage reference eases design considerations.

The ADC output data format is either parallel 1.8 V CMOS or LVDS (DDR). A data output clock is provided to ensure proper latch timing with receiving logic.

Programming for setup and control is accomplished using a 3-wire SPI-compatible serial interface. Flexible power-down options allow significant power savings, when desired. An optional onchip dither function is available to improve SFDR performance with low power analog input signals.
The AD9265 is available in a Pb-free, 48 -lead LFCSP and is specified over the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## SPECIFICATIONS

## ADC DC SPECIFICATIONS

$\mathrm{AVDD}=1.8 \mathrm{~V}, \mathrm{DRVDD}=1.8 \mathrm{~V}, \mathrm{SVDD}=1.8 \mathrm{~V}$, maximum sample rate, $\mathrm{VIN}=-1.0 \mathrm{dBFS}$ differential input, 1.0 V internal reference, DCS enabled, unless otherwise noted.

Table 1.


[^0]
## ADC AC SPECIFICATIONS

$\mathrm{AVDD}=1.8 \mathrm{~V}, \mathrm{DRVDD}=1.8 \mathrm{~V}, \mathrm{SVDD}=1.8 \mathrm{~V}$, maximum sample rate, $\mathrm{VIN}=-1.0 \mathrm{dBFS}$ differential input, 1.0 V internal reference, DCS enabled, unless otherwise noted.

Table 2.

| Parameter ${ }^{1}$ | Temp | AD9265BCPZ-80 ${ }^{2}$ |  |  | AD9265BCPZ-105 ${ }^{2}$ |  |  | AD9265BCPZ-125² |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| SIGNAL-TO-NOISE-RATIO (SNR) |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{fin}^{\text {a }}=2.4 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 80.2 |  |  | 79.7 |  |  | 79.0 |  | dBFS |
| $\mathrm{fiN}_{\text {}}=70 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 79.7 |  |  | 79.2 |  |  | 79.0 |  | dBFS |
|  | Full | 78.7 |  |  | 78.2 |  |  | 77.3 |  |  | dBFS |
| $\mathrm{fiN}_{\text {IV }}=140 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 78.4 |  |  | 78.3 |  |  | 77.5 |  | dBFS |
| $\mathrm{fin}^{\text {a }}=200 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 77.1 |  |  | 76.9 |  |  | 75.6 |  | dBFS |
| SIGNAL-TO-NOISE-AND DISTORTION (SINAD) |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{iN}}=2.4 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 79.6 |  |  | 79.4 |  |  | 78.7 |  | dBFS |
| $\mathrm{fiN}_{\mathrm{IN}}=70 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 79.6 |  |  | 78.8 |  |  | 78.7 |  | dBFS |
|  | Full | 78.6 |  |  | 77.9 |  |  | 77.0 |  |  | dBFS |
| $\mathrm{fix}^{\text {f }}=140 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 77.3 |  |  | 77.5 |  |  | 77.0 |  | dBFS |
| $\mathrm{fiN}_{\text {in }}=200 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 76.0 |  |  | 75.7 |  |  | 74.4 |  | dBFS |
| EFFECTIVE NUMBER OF BITS (ENOB) |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{fiN}^{\text {a }}=2.4 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 12.9 |  |  | 12.9 |  |  | 12.8 |  | Bits |
| $\mathrm{fiN}_{\text {I }}=70 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 12.9 |  |  | 12.8 |  |  | 12.8 |  | Bits |
| $\mathrm{fiN}_{\text {IN }}=140 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 12.5 |  |  | 12.6 |  |  | 12.5 |  | Bits |
| $\mathrm{fiN}=200 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 12.3 |  |  | 12.3 |  |  | 12.1 |  | Bits |
| WORST SECOND OR THIRD HARMONIC |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{fin}=2.4 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -88 |  |  | -90 |  |  | -88 |  | dBc |
| $\mathrm{fiN}^{\text {( }}=70 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -94 |  |  | -89 |  |  | -93 |  | dBC |
|  | Full |  |  | -92 |  |  | -88 |  |  | -85 | dBC |
| $\mathrm{fiN}_{\mathrm{IN}}=140 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -82 |  |  | -86 |  |  | -89 |  | dBC |
| $\mathrm{fiv}_{\text {in }}=200 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -81 |  |  | -81 |  |  | -80 |  | dBC |
| SPURIOUS-FREE DYNAMIC RANGE (SFDR) |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{fiN}^{\text {a }}=2.4 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 88 |  |  | 90 |  |  | 88 |  | dBc |
| $\mathrm{fiN}^{\text {¢ }}=70 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 94 |  |  | 89 |  |  | 93 |  | dBC |
|  | Full | 92 |  |  | 88 |  |  | 85 |  |  | dBC |
| $\mathrm{fix}^{\text {i }}=140 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 82 |  |  | 86 |  |  | 89 |  | dBC |
| $\mathrm{fix}^{\text {a }}=200 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 81 |  |  | 81 |  |  | 80 |  | dBc |
| SPURIOUS-FREE DYNAMIC RANGE (SFDR) |  |  |  |  |  |  |  |  |  |  |  |
| Without Dither (AIN at -23 dBFS) |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{fin}^{\text {¢ }}=2.4 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 103 |  |  | 98 |  |  | 96 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=70 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 103 |  |  | 96 |  |  | 98 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=140 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 104 |  |  | 96 |  |  | 98 |  | dBFS |
| $\mathrm{fin}^{\text {a }}=200 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 102 |  |  | 101 |  |  | 97 |  | dBFS |
| With On-Chip Dither (AIN at -23 dBFS ) ${ }^{\text {a }}$ |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{fin}_{\text {in }}=2.4 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 110 |  |  | 108 |  |  | 108 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=70 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 110 |  |  | 109 |  |  | 110 |  | dBFS |
| $\mathrm{fiN}^{\text {}}=140 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 110 |  |  | 109 |  |  | 109 |  | dBFS |
| $\mathrm{fiN}_{\text {I }}=200 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | 110 |  |  | 109 |  |  | 109 |  | dBFS |


| Parameter ${ }^{1}$ | Temp | AD9265BCPZ-80 ${ }^{2}$ |  |  | AD9265BCPZ-105 ${ }^{2}$ |  |  | AD9265BCPZ-125 ${ }^{2}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| WORST OTHER (HARMONIC OR SPUR) |  |  |  |  |  |  |  |  |  |  |  |
| Without Dither |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{fin}^{\text {a }}=2.4 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -106 |  |  | -105 |  |  | -101 |  | dBc |
| $\mathrm{fiN}_{\text {I }}=70 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -106 |  |  | -104 |  |  | -103 |  | dBc |
|  | Full |  |  | -97 |  |  | -95 |  |  | -92 | dBc |
| $\mathrm{fiN}^{\text {I }}=140 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -104 |  |  | -103 |  |  | -104 |  | dBc |
| $\mathrm{fix}^{\mathrm{I}}=200 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -102 |  |  | -103 |  |  | -100 |  | dBC |
| With On-Chip Dither |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{fin}_{\text {in }}=2.4 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -106 |  |  | -105 |  |  | -102 |  | dBc |
| $\mathrm{fiN}_{\mathrm{iN}}=70 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -106 |  |  | -105 |  |  | -103 |  | dBc |
|  | Full |  |  | -97 |  |  | -99 |  |  | -98 | dBc |
| $\mathrm{fiN}_{\text {I }}=140 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -104 |  |  | -103 |  |  | -104 |  | dBC |
| $\mathrm{fiN}_{\mathrm{I}}=200 \mathrm{MHz}$ | $25^{\circ} \mathrm{C}$ |  | -101 |  |  | -101 |  |  | -100 |  | dBc |
| TWO-TONE SFDR |  |  |  |  |  |  |  |  |  |  |  |
| Without Dither |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{fiN}_{\mathrm{N}}=29 \mathrm{MHz}(-7 \mathrm{dBFS}), 32 \mathrm{MHz}(-7 \mathrm{dBFS})$ | $25^{\circ} \mathrm{C}$ |  | 93 |  |  | 90 |  |  | 95 |  | dBc |
| $\mathrm{f}_{\mathrm{IN}}=169 \mathrm{MHz}(-7 \mathrm{dBFS}), 172 \mathrm{MHz}(-7 \mathrm{dBFS})$ | $25^{\circ} \mathrm{C}$ |  | 80 |  |  | 78 |  |  | 79 |  | dBc |
| ANALOG INPUT BANDWIDTH | $25^{\circ} \mathrm{C}$ |  | 650 |  |  | 650 |  |  | 650 |  | MHz |

${ }^{1}$ See Application Note AN-835, Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions.
${ }^{2}$ The suffix following the part number refers to the model found in the Ordering Guide section.

## DIGITAL SPECIFICATIONS

AVDD $=1.8 \mathrm{~V}, \mathrm{DRVDD}=1.8 \mathrm{~V}, \mathrm{SVDD}=1.8 \mathrm{~V}$, maximum sample rate, $\mathrm{VIN}=-1.0 \mathrm{dBFS}$ differential input, 1.0 V internal reference, and DCS enabled, unless otherwise noted.

Table 3.

| Parameter | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIFFERENTIAL CLOCK INPUTS (CLK+, CLK-) |  |  |  |  |  |
| Logic Compliance |  | CMOS/LVDS/LVPECL |  |  |  |
| Internal Common-Mode Bias | Full | 0.9 |  |  | V |
| Differential Input Voltage | Full | 0.3 |  | 3.6 | $\checkmark \mathrm{p}$-p |
| Input Voltage Range | Full | AGND |  | AVDD | V |
| Input Common-Mode Range | Full | 0.9 |  | 1.4 | V |
| High Level Input Current | Full | -100 |  | +100 | $\mu \mathrm{A}$ |
| Low Level Input Current | Full | -100 |  | +100 | $\mu \mathrm{A}$ |
| Input Capacitance | Full |  | 4 |  | pF |
| Input Resistance | Full | 8 | 10 | 12 | $\mathrm{k} \Omega$ |
| SYNC INPUT |  |  |  |  |  |
| Logic Compliance |  |  | CMOS |  |  |
| Internal Bias | Full |  | 0.9 |  | V |
| Input Voltage Range | Full | AGND |  | AVDD | V |
| High Level Input Voltage | Full | 1.2 |  | AVDD | V |
| Low Level Input Voltage | Full | AGND |  | 0.6 | V |
| High Level Input Current | Full | -100 |  | +100 | $\mu \mathrm{A}$ |
| Low Level Input Current | Full | -100 |  | +100 | $\mu \mathrm{A}$ |
| Input Capacitance | Full |  | 1 |  | pF |
| Input Resistance | Full | 12 | 16 | 20 | $\mathrm{k} \Omega$ |


| Parameter | Temperature | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| LOGIC INPUT (CSB) ${ }^{1}$ <br> High Level Input Voltage Low Level Input Voltage High Level Input Current Low Level Input Current Input Resistance Input Capacitance | Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & 1.22 \\ & 0 \\ & -10 \\ & 40 \end{aligned}$ | $\begin{aligned} & 26 \\ & 2 \end{aligned}$ | $\begin{aligned} & \text { SVDD } \\ & 0.6 \\ & +10 \\ & 132 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| LOGIC INPUT (SCLK/DFS) ${ }^{2}$ <br> High Level Input Voltage <br> Low Level Input Voltage <br> High Level Input Current (VIN = 1.8 V) <br> Low Level Input Current <br> Input Resistance <br> Input Capacitance | Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & 1.22 \\ & 0 \\ & -92 \\ & -10 \end{aligned}$ | $\begin{aligned} & 26 \\ & 2 \end{aligned}$ | $\begin{aligned} & \text { SVDD } \\ & 0.6 \\ & -135 \\ & +10 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| LOGIC INPUT/OUTPUT (SDIO/DCS) ${ }^{1}$ <br> High Level Input Voltage <br> Low Level Input Voltage <br> High Level Input Current <br> Low Level Input Current <br> Input Resistance <br> Input Capacitance <br> High Level Output Voltage <br> Low Level Output Voltage | Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & 1.22 \\ & 0 \\ & -10 \\ & 38 \\ & \\ & 1.70 \end{aligned}$ | $\begin{aligned} & 26 \\ & 5 \end{aligned}$ | $\begin{aligned} & \text { SVDD } \\ & 0.6 \\ & +10 \\ & 128 \\ & \\ & \\ & 0.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| LOGIC INPUTS (OEB, PDWN, DITHER, LVDS, LVDS_RS) ${ }^{2}$ <br> High Level Input Voltage <br> Low Level Input Voltage <br> High Level Input Current (VIN = 1.8 V) <br> Low Level Input Current <br> Input Resistance <br> Input Capacitance | Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & 1.22 \\ & 0 \\ & -90 \\ & -10 \end{aligned}$ | $\begin{aligned} & 26 \\ & 5 \end{aligned}$ | $\begin{aligned} & 2.1 \\ & 0.6 \\ & -134 \\ & +10 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| DIGITAL OUTPUTS (DRVDD $=1.8 \mathrm{~V}$ ) <br> CMOS Mode <br> High Level Output Voltage $\begin{aligned} \mathrm{I}_{\mathrm{OH}} & =50 \mu \mathrm{~A} \\ \mathrm{I}_{\mathrm{OH}} & =0.5 \mathrm{~mA} \end{aligned}$ <br> Low Level Output Voltage $\begin{aligned} \mathrm{loL} & =1.6 \mathrm{~mA} \\ \mathrm{loL} & =50 \mu \mathrm{~A} \end{aligned}$ <br> LVDS Mode <br> ANSI Mode <br> Differential Output Voltage (Vod) <br> Output Offset Voltage (Vos) <br> Reduced Swing Mode <br> Differential Output Voltage (Vod) <br> Output Offset Voltage (Vos) | Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full <br> Full | $\begin{aligned} & 1.79 \\ & 1.75 \\ & \\ & \\ & 290 \\ & 1.15 \\ & 160 \\ & 1.15 \end{aligned}$ | $\begin{aligned} & 345 \\ & 1.25 \\ & \\ & 200 \\ & 1.25 \end{aligned}$ | 0.2 <br> 0.05 <br> 400 <br> 1.35 <br> 230 <br> 1.35 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{mV} \\ & \mathrm{~V} \\ & \mathrm{mV} \\ & \mathrm{~V} \end{aligned}$ |

[^1]
## SWITCHING SPECIFICATIONS

-1.0 dBFS differential input, 1.0 V internal reference, and DCS enabled, unless otherwise noted.
Table 4.

| Parameter | Temp | AD9265BCPZ-80 ${ }^{1}$ |  |  | AD9265BCPZ-105 ${ }^{1}$ |  |  | AD9265BCPZ-125 ${ }^{1}$ |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| CLOCK INPUT PARAMETERS |  |  |  |  |  |  |  |  |  |  |  |
| Input Clock Rate | Full |  |  | 625 |  |  | 625 |  |  | 625 | MHz |
| Conversion Rate ${ }^{2}$ |  |  |  |  |  |  |  |  |  |  |  |
| DCS Enabled | Full | 20 |  | 80 | 20 |  | 105 | 20 |  | 125 | MSPS |
| DCS Disabled | Full | 10 |  | 80 | 10 |  | 105 | 10 |  | 125 | MSPS |
| CLK Period—Divide-by-1 Mode (tcık) | Full | 12.5 |  |  | 9.5 |  |  | 8 |  |  | ns |
| CLK Pulse Width High (tch) |  |  |  |  |  |  |  |  |  |  |  |
| Divide-by-1 Mode, DCS Enabled | Full | 3.75 | 6.25 | 8.75 | 2.85 | 4.75 | 6.65 | 2.4 | 4 | 5.6 | ns |
| Divide-by-1 Mode, DCS Disabled |  | 5.9 | 6.25 | 6.6 | 4.5 | 4.75 | 5.0 | 3.8 | 4 | 4.2 | ns |
| Divide-by-3 Mode, Divide-by-5 Mode, and Divide-by-7 Mode, DCS Enabled ${ }^{3}$ | Full | 0.8 |  |  | 0.8 |  |  | 0.8 |  |  | ns |
| Divide-by-2 Mode, Divide-by-4 Mode, Divide-by-6 Mode and Divide-by-8 Mode, DCS Enabled or DCS Disabled ${ }^{3}$ | Full | 0.8 |  |  | 0.8 |  |  | 0.8 |  |  | ns |
| Aperture Delay ( $\mathrm{t}_{\mathrm{A}}$ ) | Full |  | 1.0 |  |  | 1.0 |  |  | 1.0 |  | ns |
| Aperture Uncertainty (Jitter, $\mathrm{t}_{\text {) }}$ ) | Full |  | 0.07 |  |  | 0.07 |  |  | 0.07 |  | ps rms |
| DATA OUTPUT PARAMETERS |  |  |  |  |  |  |  |  |  |  |  |
| CMOS Mode |  |  |  |  |  |  |  |  |  |  |  |
| Data Propagation Delay (tpo) | Full | 2.4 | 2.8 | 3.4 | 2.4 | 2.8 | 3.4 | 2.4 | 2.8 | 3.4 | ns |
| DCO Propagation Delay (toco) ${ }^{4}$ | Full | 2.7 | 3.4 | 4.2 | 2.7 | 3.4 | 4.2 | 2.7 | 3.4 | 4.2 | ns |
| DCO to Data Skew ( $\mathrm{tskew}^{\text {) }}$ | Full | 0.3 | 0.6 | 0.9 | 0.3 | 0.6 | 0.9 | 0.3 | 0.6 | 0.9 | ns |
| Pipeline Delay (Latency) | Full |  | 12 |  |  | 12 |  |  | 12 |  | Cycles |
| LVDS Mode |  |  |  |  |  |  |  |  |  |  |  |
| Data Propagation Delay (tpo) | Full | 2.6 | 3.4 | 4.2 | 2.6 | 3.4 | 4.2 | 2.6 | 3.4 | 4.2 | ns |
| DCO Propagation Delay (toco ${ }^{4}$ | Full | 3.3 | 3.8 | 4.3 | 3.3 | 3.8 | 4.3 | 3.3 | 3.8 | 4.3 | ns |
| DCO to Data Skew ( $\mathrm{tskew}^{\text {) }}$ | Full | -0.3 | 0.4 | 1.2 | -0.3 | 0.4 | 1.2 | -0.3 | 0.4 | 1.2 | ns |
| Pipeline Delay (Latency) | Full |  | 12.5 |  |  | 12.5 |  |  | 12.5 |  | Cycles |
| Wake-Up Time ${ }^{5}$ | Full |  | 500 |  |  | 500 |  |  | 500 |  | $\mu \mathrm{s}$ |
| OUT-OF-RANGE RECOVERY TIME | Full |  | 2 |  |  | 2 |  |  | 2 |  | Cycles |

[^2]
## Data Sheet

## TIMING SPECIFICATIONS

Table 5.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SYNC TIMING REQUIREMENTS <br> tssync <br> thsync | SYNC to rising edge of CLK setup time SYNC to rising edge of CLK hold time |  | $\begin{aligned} & 0.30 \\ & 0.40 \end{aligned}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| SPITIMING REQUIREMENTS <br> $t_{D S}$ <br> $t_{D H}$ <br> tcık <br> ts <br> $\mathrm{t}_{\mathrm{H}}$ <br> thigh <br> t Low <br> ten_sdio <br> tDIS_SDIO | Setup time between the data and the rising edge of SCLK Hold time between the data and the rising edge of SCLK <br> Period of the SCLK <br> Setup time between CSB and SCLK <br> Hold time between CSB and SCLK <br> SCLK pulse width high <br> SCLK pulse width low <br> Time required for the SDIO pin to switch from an input to an output relative to the SCLK falling edge <br> Time required for the SDIO pin to switch from an output to an input relative to the SCLK rising edge | $\begin{aligned} & 2 \\ & 2 \\ & 40 \\ & 2 \\ & 2 \\ & 10 \\ & 10 \\ & 10 \\ & 10 \end{aligned}$ |  |  | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |

## Timing Diagrams



NOTES

1. DEX DENOTES EVEN BIT.
2. DEX DENOTES EVEN BIT.

Figure 2. LVDS (DDR) and CMOS Output Mode Data Output Timing


Figure 3. SYNC Input Timing Requirements

## ABSOLUTE MAXIMUM RATINGS

Table 6.

| Parameter | Rating |
| :---: | :---: |
| Electrical |  |
| AVDD to AGND | -0.3 V to +2.0 V |
| DRVDD to AGND | -0.3 V to +2.0 V |
| SVDD to AGND | -0.3 V to +3.6 V |
| VIN+, VIN- to AGND | -0.3 V to AVDD +0.2 V |
| CLK + , CLK- to AGND | -0.3 V to AVDD +0.2 V |
| SYNC to AGND | -0.3 V to AVDD +0.2 V |
| VREF to AGND | -0.3 V to AVDD +0.2 V |
| SENSE to AGND | -0.3 V to AVDD +0.2 V |
| VCM to AGND | -0.3 V to AVDD +0.2 V |
| RBIAS to AGND | -0.3 V to AVDD +0.2 V |
| CSB to AGND | -0.3 V to SVDD +0.3 V |
| SCLK/DFS to AGND | -0.3 V to SVDD +0.3 V |
| SDIO/DCS to AGND | -0.3 V to SVDD +0.3 V |
| OEB to AGND | -0.3 V to DRVDD +0.2 V |
| PDWN to AGND | -0.3 V to DRVDD +0.2 V |
| LVDS to AGND | -0.3 V to AVDD +0.2 V |
| LVDS_RS to AGND | -0.3 V to AVDD +0.2 V |
| DITHER to AGND | -0.3 V to AVDD +0.2 V |
| D0 through D15 to AGND | -0.3 V to DRVDD +0.2 V |
| DCO to AGND | -0.3 V to DRVDD +0.2 V |
| Environmental |  |
| Operating Temperature Range (Ambient) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature Under Bias | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range (Ambient) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL CHARACTERISTICS

The exposed paddle must be soldered to the ground plane for the LFCSP package. Soldering the exposed paddle to the customer board increases the reliability of the solder joints and maximizes the thermal capability of the package.
Typical $\theta_{\text {JA }}$ is specified for a 4-layer PCB with a solid ground plane. As shown, airflow improves heat dissipation, which reduces $\theta_{\text {JA }}$. In addition, metal in direct contact with the package leads from metal traces, through holes, ground, and power planes, reduces the $\theta_{\mathrm{JA}}$.

Table 7. Thermal Resistance

| Package Type | Airflow <br> Velocity <br> $(\mathbf{m} / \mathbf{s})$ | $\boldsymbol{\theta}_{\mathrm{JA}}{ }^{\mathbf{1 , 2}}$ | $\boldsymbol{\theta}_{\mathrm{Jc}}{ }^{\mathbf{1 , 3}}$ | $\boldsymbol{\theta}_{\mathrm{JB}}{ }^{1,4}$ | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 48-Lead LFCSP | 0 | 24.5 | 1.3 | 12.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| (CP-48-8) | 1.0 | 21.4 |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | 2.5 | 19.2 |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{1}$ Per JEDEC 51-7, plus JEDEC 25-5 2S2P test board.
${ }^{2}$ Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air).
${ }^{3}$ Per MIL-Std 883, Method 1012.1.
${ }^{4}$ Per JEDEC JESD51-8 (still air).

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Table 8. Pin Function Descriptions (Parallel CMOS Mode)

| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| ADC Power Supplies |  |  |  |
| 13, 20, 29 | DRVDD | Supply | Digital Output Driver Supply (1.8 V Nominal). |
| 4, 5, 34, 36, 45 | AVDD | Supply | Analog Power Supply (1.8 V Nominal). |
| 33 | SVDD | Supply | SPI Input/Output Voltage. |
| 7,28,39,40 | DNC |  | Do Not Connect. |
| 0 | AGND | Ground | Analog Ground. The exposed thermal pad on the bottom of the package provides the analog ground for the input. This exposed pad must be connected to ground for proper operation. |
| ADC Analog |  |  |  |
| 42 | VIN+ | Input | Differential Analog Input Pin (+). |
| 43 | VIN- | Input | Differential Analog Input Pin (-). |
| 38 | VREF | Input/output | Voltage Reference Input/Output. |
| 37 | SENSE | Input | Voltage Reference Mode Select. See Table 11 for details. |
| 47 | RBIAS | Input/output | External Reference Bias Resistor. |
| 46 | VCM | Output | Common-Mode Level Bias Output for Analog Inputs. |
| 2 | CLK+ | Input | ADC Clock Input-True. |
| 3 | CLK- | Input | ADC Clock Input-Complement. |
| Digital Input |  |  |  |
| 1 | SYNC | Input | Digital Synchronization Pin. Slave mode only. |
| Digital Outputs |  |  |  |
| 9 | D0 (LSB) | Output | CMOS Output Data. |
| 10 | D1 | Output | CMOS Output Data. |
| 11 | D2 | Output | CMOS Output Data. |
| 12 | D3 | Output | CMOS Output Data. |
| 14 | D4 | Output | CMOS Output Data. |
| 15 | D5 | Output | CMOS Output Data. |
| 16 | D6 | Output | CMOS Output Data. |
| 17 | D7 | Output | CMOS Output Data. |
| 18 | D8 | Output | CMOS Output Data. |


| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| 19 | D9 | Output | CMOS Output Data. |
| 21 | D10 | Output | CMOS Output Data. |
| 22 | D11 | Output | CMOS Output Data. |
| 23 | D12 | Output | CMOS Output Data. |
| 24 | D13 | Output | CMOS Output Data. |
| 25 | D14 | Output | CMOS Output Data. |
| 26 | D15 (MSB) | Output | CMOS Output Data. |
| 27 | OR | Output | Overrange Output. |
| 8 | DCO | Output | Data Clock Output. |
| SPI Control |  |  |  |
| 31 | SCLK/DFS | Input | SPI Serial Clock/Data Format Select Pin in External Pin Mode. |
| 30 | SDIO/DCS | Input/output | SPI Serial Data I/O/Duty Cycle Stabilizer Pin in External Pin Mode. |
| 32 | CSB | Input | SPI Chip Select (Active Low). |
| ADC Configuration |  |  |  |
| 6 | OEB | Input | Output Enable Input (Active Low). |
| 35 | DITHER | Input | In external pin mode, this pin sets dither to on (active high). Pull low for control via SPI in SPI mode. |
| 41 | LVDS_RS | Input | In external pin mode, this pin sets LVDS reduced swing output mode (active high). Pull low for control via SPI in SPI mode. |
| 44 | LVDS | Input | In external pin mode, this pin sets LVDS output mode (active high). Pull low for control via SPI in SPI mode. |
| 48 | PDWN | Input | Power-Down Input in External Pin Mode. In SPI mode, this input can be configured as power-down or standby. |



Table 9. Pin Function Descriptions (Interleaved Parallel LVDS Mode)

| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| ADC Power Supplies |  |  |  |
| 13, 20, 29 | DRVDD | Supply | Digital Output Driver Supply (1.8 V Nominal). |
| 4, 5, 34, 36, 45 | AVDD | Supply | Analog Power Supply (1.8V Nominal). |
| 33 | SVDD | Supply | SPI Input/Output Voltage. |
| 39,40 | DNC |  | Do Not Connect. |
| 0 | AGND | Ground | Analog Ground. The exposed thermal pad on the bottom of the package provides the analog ground for the input. This exposed pad must be connected to ground for proper operation. |
| ADC Analog |  |  |  |
| 42 | VIN+ | Input | Differential Analog Input Pin (+). |
| 43 | VIN- | Input | Differential Analog Input Pin (-). |
| 38 | VREF | Input/output | Voltage Reference Input/Output. |
| 37 | SENSE | Input | Voltage Reference Mode Select. See Table 11 for details. |
| 47 | RBIAS | Input/output | External Reference Bias Resistor. |
| 46 | VCM | Output | Common-Mode Level Bias Output for Analog Inputs. |
| 2 | CLK+ | Input | ADC Clock Input-True. |
| 3 | CLK- | Input | ADC Clock Input-Complement. |
| Digital Input |  |  |  |
| 1 | SYNC | Input | Digital Synchronization Pin. Slave mode only. |
| Digital Outputs |  |  |  |
| 10 | D0/1+ | Output | LVDS Output Data Bit 0/Bit 1 (LSB)-True. |
| 9 | D0/1- | Output | LVDS Output Data Bit 0/Bit 1 (LSB)-Complement. |
| 12 | D2/3+ | Output | LVDS Output Data Bit 2/Bit 3-True. |
| 11 | D2/3- | Output | LVDS Output Data Bit 2/Bit 3-Complement. |
| 15 | D4/5+ | Output | LVDS Output Data Bit 4/Bit 5—True. |
| 14 | D4/5- | Output | LVDS Output Data Bit 4/Bit 5-Complement. |
| 17 | D6/7+ | Output | LVDS Output Data Bit 6/Bit 7-True. |
| 16 | D6/7- | Output | LVDS Output Data Bit 6/Bit 7-Complement. |
| 19 | D8/9+ | Output | LVDS Output Data Bit 8/Bit 9 -True. |
| 18 | D8/9- | Output | LVDS Output Data Bit 8/Bit 9-Complement. |


| Pin No. | Mnemonic | Type | Description |
| :---: | :---: | :---: | :---: |
| 22 | D10/11+ | Output | LVDS Output Data Bit 10/Bit 11-True. |
| 21 | D10/11- | Output | LVDS Output Data Bit 10/Bit 11-Complement. |
| 24 | D12/13+ | Output | LVDS Output Data Bit 12/Bit 13-True. |
| 23 | D12/13- | Output | LVDS Output Data Bit 12/Bit 13-Complement. |
| 26 | D14/15+ | Output | LVDS Output Data Bit 14/Bit 15 (MSB)-True. |
| 25 | D14/15- | Output | LVDS Output Data Bit 14/Bit 15 (MSB)-Complement. |
| 28 | OR+ | Output | LVDS Overrange Output-True. |
| 27 | OR- | Output | LVDS Overrange Output-Complement. |
| 8 | DCO+ | Output | LVDS Data Clock Output-True. |
| 7 | DCO- | Output | LVDS Data Clock Output-Complement. |
| SPI Control |  |  |  |
| 31 | SCLK/DFS | Input | SPI Serial Clock/Data Format Select Pin in External Pin Mode. |
| 30 | SDIO/DCS | Input/output | SPI Serial Data I/O/Duty Cycle Stabilizer Pin in External Pin Mode. |
| 32 | CSB | Input | SPI Chip Select (Active Low). |
| ADC Configuration |  |  |  |
| 6 | OEB | Input | Output Enable Input (Active Low). |
| 35 | DITHER | Input | In external pin mode, this pin sets dither to on (active high). Pull low for control via SPI in SPI mode. |
| 41 | LVDS_RS | Input | In external pin mode, this pin sets LVDS reduced swing output mode (active high). Pull low for control via SPI in SPI mode. |
| 44 | LVDS | Input | In external pin mode, this pin sets LVDS output mode (active high). Pull low for control via SPI in SPI mode. |
| 48 | PDWN | Input | Power-Down Input in External Pin Mode. In SPI mode, this input can be configured as power-down or standby. |

## TYPICAL PERFORMANCE CHARACTERISTICS

AVDD $=1.8 \mathrm{~V}, \mathrm{DRVDD}=1.8 \mathrm{~V}, \mathrm{SVDD}=1.8 \mathrm{~V}$, sample rate $=125 \mathrm{MSPS}, \mathrm{DCS}$ enabled, 1.0 V internal reference, 2 V p-p differential input, VIN $=-1.0 \mathrm{dBFS}$, and 32 k sample, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 6. AD9265-80 Single-Tone FFT with $f_{I N}=2.4 \mathrm{MHz}$


Figure 7. AD9265-80 Single-Tone FFT with $f_{I N}=70.1 \mathrm{MHz}$


Figure 8. AD9265-80 Single-Tone FFT with $f_{I N}=140.1 \mathrm{MHz}$


Figure 9. AD9265-80 Single-Tone FFT with $f_{I N}=200.3 \mathrm{MHz}$


Figure 10. AD9265-80 Single-Tone FFT with $f_{I N}=70.1 \mathrm{MHz} @-6 d B F S$ with Dither Enabled


Figure 11. AD9265-80 Single-Tone SNR/SFDR vs. Input Amplitude (Ain) with $f_{I N}=98.12 \mathrm{MHz}$


Figure 12. AD9265-80 Single-Tone SNR/SFDR vs. Input Amplitude ( $A_{I N}$ ) with $f_{\mathrm{IN}}=30 \mathrm{MHz}$ With and Without Dither Enabled


Figure 13. AD9265-80 Single-Tone SNR/SFDR vs. Input Frequency $\left(f_{I_{N}}\right)$ and Temperature with 2 V p-p Full Scale


Figure 14. AD9265-80 Single-Tone SNR/SFDR vs. Sample Rate ( $f_{s}$ ) with $f_{I N}=70.1 \mathrm{MHz}$


Figure 15. AD9265-80 Grounded Input Histogram


Figure 16. AD9265-80 INL with $f_{I N}=12.5 \mathrm{MHz}$


Figure 17. AD9265-80 DNL with $f_{I N}=12.5 \mathrm{MHz}$


Figure 18. AD9265-105 Single-Tone FFT with $f_{I N}=2.4 \mathrm{MHz}$


Figure 19. AD9265-105 Single-Tone FFT with $f_{I N}=70.1 \mathrm{MHz}$


Figure 20. AD9265-105 Single-Tone FFT with $f_{i_{N}}=140.1 \mathrm{MHz}$


Figure 21. AD9265-105 Single-Tone FFT with $f_{I N}=200.3 \mathrm{MHz}$


Figure 22. AD9265-105 Single-Tone FFT with $f_{I N}=70.1 \mathrm{MHz}$ at -6dBFS with Dither Enabled


Figure 23. AD9265-105 Single-Tone SNR/SFDR vs. Input Amplitude (AIN) with $f_{I N}=98.12 \mathrm{MHz}$


Figure 24. AD9265-105 Single-Tone SNR/SFDR vs. Input Amplitude (A $A_{I N}$ ) with $f_{\text {IN }}=30 \mathrm{MHz}$ with and without Dither Enabled


Figure 25. AD9265-105 Single-Tone SNR/SFDR vs. Input Frequency $\left(f_{I_{N}}\right)$ and Temperature with 2 Vp -p Full Scale


Figure 26. AD9265-105 Single-Tone SNR/SFDR vs. Sample Rate ( $f_{s}$ ) with $f_{I N}=70.1 \mathrm{MHz}$


Figure 27. AD9265-105 Grounded Input Histogram


Figure 28. AD9265-105 INL with $f_{I N}=12.5 \mathrm{MHz}$


Figure 29. AD9265-105 DNL with $f_{I_{N}}=12.5 \mathrm{MHz}$


Figure 30. AD9265-125 Single-Tone FFT with $f_{I N}=2.4 \mathrm{MHz}$


Figure 31. AD9265-125 Single-Tone FFT with $f_{I N}=30.3 \mathrm{MHz}$


Figure 32. AD9265-125 Single-Tone FFT with $f_{I N}=70.1 \mathrm{MHz}$


Figure 33. AD9265-125 Single-Tone FFT with $f_{\text {IN }}=140.1 \mathrm{MHz}$


Figure 34. AD9265-125 Single-Tone FFT with $f_{I N}=200.3 \mathrm{MHz}$


Figure 35. AD9265-125 Single-Tone FFT with $f_{I_{N}}=220.1 \mathrm{MHz}$


Figure 36. AD9265-125 Single-Tone FFT with $f_{I N}=70.1 \mathrm{MHz}$ at -6 dBFS with Dither Enabled


Figure 37. AD9265-125 Single-Tone FFT with $f_{\text {IN }}=70.1 \mathrm{MHz}$ at -23 dBFS with Dither Disabled, 1M Sample


Figure 38. AD9265-125 Single-Tone FFT with $f_{I N}=70.1 \mathrm{MHz}$ at -23 dBFS with Dither Enabled, 1M Sample


Figure 39. AD9265-125 Single-Tone SNR/SFDR vs. Input Amplitude ( $A_{I N}$ ) with $f_{I N}=2.4 \mathrm{MHz}$


Figure 40. AD9265-125 Single-Tone SNR/SFDR vs. Input Amplitude (Ain) with $f_{I N}=98.12 \mathrm{MHz}$


Figure 41. AD9265-125 Single-Tone SNR/SFDR vs. Input Amplitude (Ais) with $f_{\text {IN }}=30 \mathrm{MHz}$ With and Without Dither Enabled


Figure 42. AD9265-125 Single-Tone SNR/SFDR vs. Input Frequency $\left(f_{I N}\right)$ and Temperature with $2 \mathrm{~V} p$-p Full Scale


Figure 43. AD9265-125 Single-Tone SNR/SFDR vs. Input Frequency $\left(f_{I_{N}}\right)$ with 1 Vp -p Full Scale


Figure 44. AD9265-125 Two-Tone SFDR/IMD3 vs. Input Amplitude (AIN) with $f_{I_{N 1}}=29.1 \mathrm{MHz}, f_{I N 2}=32.1 \mathrm{MHz}, f_{S}=125 \mathrm{MSPS}$


Figure 45. AD9265-125 Two-Tone SFDR/IMD3 vs. Input Amplitude (AIN) with $f_{I N 1}=169.1 \mathrm{MHz}, f_{I N 2}=172.1 \mathrm{MHz}, f_{S}=125 \mathrm{MSPS}$


Figure 46. AD9265-125 Two-Tone FFT with $f_{\mathrm{IN}_{1}}=29.1 \mathrm{MHz}$ and $f_{\mathrm{N}_{\mathrm{N} 2}}=32.1 \mathrm{MHz}$


Figure 47. AD9265-125 Two-Tone FFT with $f_{\mathrm{IN} 1}=169.1 \mathrm{MHz}$ and $f_{\mathrm{IN} 2}=172.1 \mathrm{MHz}$


Figure 48. AD9265-125 Single-Tone SNR/SFDR vs. Sample Rate ( $f_{s}$ ) with $f_{I N}=70.1 \mathrm{MHz}$


Figure 49. AD9265-125 Grounded Input Histogram


Figure 50. AD9265-125 INL with $f_{\text {IN }}=9.7 \mathrm{MHz}$


Figure 51. AD9265-125 DNL with $f_{I_{N}}=9.7 \mathrm{MHz}$


Figure 52. AD9265-125 SNR/SFDR vs. Input Common Mode (VCM) with $f_{I N}=30 \mathrm{MHz}$

## Data Sheet

EQUIVALENT CIRCUITS


Figure 53. Equivalent Analog Input Circuit


Figure 54. Equivalent Clock Input Circuit


Figure 55. Digital Output


Figure 56. Equivalent SENSE Circuit


Figure 57. Equivalent VREF Circuit


Figure 59. Equivalent SCLK/DFS Input Circuit


Figure 60. Equivalent CSB Input Circuit


Figure 61. Equivalent PDWN Circuit


Figure 63. Equivalent DITHER, LVDS, and LVDS_RS Input Circuit


## THEORY OF OPERATION

With the AD9265, the user can sample any $\mathrm{f}_{\mathrm{s}} / 2$ frequency segment from dc to 200 MHz , using appropriate low-pass or band-pass filtering at the ADC inputs with little loss in ADC performance. Operation to 300 MHz analog input is permitted, but it occurs at the expense of increased ADC noise and distortion.

Synchronization capability is provided to allow synchronized timing between multiple devices.
Programming and control of the AD9265 are accomplished using a 3 -wire SPI-compatible serial interface.

## ADC ARCHITECTURE

The AD9265 architecture consists of a front-end sample-andhold input network, followed by a pipelined, switched-capacitor ADC. The quantized outputs from each stage combine into a final 16-bit result in the digital correction logic. The pipelined architecture permits the first stage to operate on a new input sample and the remaining stages to operate on the preceding samples. Sampling occurs on the rising edge of the clock.

Each stage of the pipeline, excluding the last, consists of a low resolution flash ADC connected to a switched-capacitor digital-to-analog converter (DAC) and an interstage residue amplifier (MDAC). The residue amplifier magnifies the difference between the reconstructed DAC output and the flash input for the next stage in the pipeline. One bit of redundancy is used in each stage to facilitate digital correction of flash errors. The last stage simply consists of a flash ADC.

The input stage can be ac- or dc-coupled in differential or single-ended modes. The output staging block aligns the data, corrects errors, and passes the data to the output buffers. The output buffers are powered from a separate supply, allowing adjustment of the output voltage swing. During power-down, the output buffers go into a high impedance state.

## ANALOG INPUT CONSIDERATIONS

The analog input to the AD9265 is a differential switchedcapacitor network that has been designed to give optimum performance while processing a differential input signal.
The clock signal alternatively switches between sample mode and hold mode (see Figure 64). When the input is switched into sample mode, the signal source must be capable of charging the sample capacitors and settling within $1 / 2$ of a clock cycle.

A small resistor in series with each input can help reduce the peak transient current required from the output stage of the driving source. A shunt capacitor can be placed across the inputs to provide dynamic charging currents. This passive network creates a low-pass filter at the ADC input; therefore, the precise values are dependent on the application.
In intermediate frequency (IF) undersampling applications, any shunt capacitors should be reduced. In combination with the driving source impedance, the shunt capacitors limit the input bandwidth. Refer to Application Note AN-742, Frequency Domain Response of Switched-Capacitor ADCs; Application Note AN-827, A Resonant Approach to Interfacing Amplifiers to SwitchedCapacitor ADCs; and the Analog Dialogue article, "TransformerCoupled Front-End for Wideband A/D Converters," for more information on this subject.


Figure 64. Switched Capacitor Input
For best dynamic performance, the source impedances driving VIN+ and VIN- should be matched, and the inputs should be differentially balanced.
An internal differential reference buffer creates positive and negative reference voltages that define the input span of the ADC core. The span of the ADC core is set by this buffer to $2 \times$ VREF.

## Input Common Mode

The analog inputs of the AD9265 are not internally dc biased. In ac-coupled applications, the user must provide this bias externally. Setting the device so that $\mathrm{V}_{\mathrm{CM}}=0.5 \times$ AVDD is recommended for optimum performance, but the device functions over a wider range with reasonable performance (see Figure 52). An on-board common-mode voltage reference is included in the design and is available from the VCM pin. Optimum performance is achieved when the common-mode voltage of the analog input is set by the VCM pin voltage (typically $0.5 \times$ AVDD). The VCM pin must be decoupled to ground by a $0.1 \mu \mathrm{~F}$ capacitor, as described in the Applications Information section.

## Dither

The AD9265 has an optional dither mode that can be selected either through the SPI bus or by using the DITHER pin. Dithering is the act of injecting a known but random amount of white noise, commonly referred to as dither, into the input of the ADC. Dithering has the effect of improving the local linearity at various points along the ADC transfer function. Dithering can significantly improve the SFDR when quantizing small signal inputs, typically when the input level is below -6 dBFS .
As shown in Figure 65, the dither that is added to the input of the ADC through the dither DAC is precisely subtracted out digitally to minimize SNR degradation. When dithering is enabled, the dither DAC is driven by a pseudorandom number generator (PN gen). In the AD9265, the dither DAC is precisely calibrated to result in only a very small degradation in SNR and SINAD. The typical SNR and SINAD degradation values, with dithering enabled, are only 1 dB and 0.8 dB , respectively.


## Large Signal FFT

In most cases, dithering does not improve SFDR for large signal inputs close to full scale, for example, with a -1 dBFS input. For large signal inputs, the SFDR is typically limited by front-end sampling distortion, which dithering cannot improve. However, even for such large signal inputs, dithering may be useful for certain applications because it makes the noise floor whiter. As is common in pipeline ADCs, the AD9265 contains small DNL errors caused by random component mismatches that produce spurs or tones that make the noise floor somewhat randomly colored part-to-part. Although these tones are typically at very low levels and do not limit SFDR when the ADC is quantizing large signal inputs, dithering converts these tones to noise and produces a whiter noise floor.

## Small Signal FFT

For small signal inputs, the front-end sampling circuit typically contributes very little distortion, and, therefore, the SFDR is likely to be limited by tones caused by DNL errors due to random component mismatches. Therefore, for small signal inputs (typically, those below -6 dBFS ), dithering can significantly improve SFDR by converting these DNL tones to white noise.

## Static Linearity

Dithering also removes sharp local discontinuities in the INL transfer function of the ADC and reduces the overall peak-topeak INL.
In receiver applications, utilizing dither helps to reduce DNL errors that cause small signal gain errors. Often this issue is overcome by setting the input noise 5 dB to 10 dB above the converter noise. By utilizing dither within the converter to correct the DNL errors, the input noise requirement can be reduced.

## Differential Input Configurations

Optimum performance is achieved while driving the AD9265 in a differential input configuration. For baseband applications, the AD8138, ADA4937-2, and ADA4938-2 differential drivers provide excellent performance and a flexible interface to the ADC.

The output common-mode voltage of the ADA4938 is easily set with the VCM pin of the AD9265 (see Figure 66), and the driver can be configured in the filter topology shown to provide band limiting of the input signal.


Figure 66. Differential Input Configuration Using the ADA4938-2
For baseband applications where SNR is a key parameter, differential transformer coupling is the recommended input configuration. An example is shown in Figure 67. To bias the analog input, the VCM voltage can be connected to the center tap of the secondary winding of the transformer.


Figure 67. Differential Transformer-Coupled Configuration
The signal characteristics must be considered when selecting a transformer. Most RF transformers saturate at frequencies below a few megahertz (MHz). Excessive signal power can also cause core saturation, which leads to distortion.

At input frequencies in the second Nyquist zone and above, the noise performance of most amplifiers is not adequate to achieve the true SNR performance of the AD9265. For applications in which SNR is a key parameter, differential double balun coupling is the recommended input configuration (see Figure 68). In this configuration, the input is ac-coupled and the CML is provided to each input through a $33 \Omega$ resistor. These resistors compensate for losses in the input baluns to provide a $50 \Omega$ impedance to the driver.

In the double balun and transformer configurations, the value of the input capacitors and resistors is dependent on the input frequency and source impedance and may need to be reduced or removed. Table 10 displays recommended values to set the RC network. However, these values are dependent on the input signal and should be used only as a starting guide.

Table 10. Example RC Network

| Frequency <br> Range <br> (MHz) | R1 Series <br> ( $\boldsymbol{\Omega}$ Each) | C1 Differential <br> (pF) | R2 Series <br> ( $\mathbf{\Omega}$ Each) | C2 Shunt <br> (pF Each) |
| :--- | :--- | :--- | :--- | :--- |
| 0 to 100 | 15 | 18 | 15 | Open |
| 100 to 300 | 10 | 10 | 10 | 10 |

An alternative to using a transformer-coupled input at frequencies in the second Nyquist zone and higher is to use the ADL5562 differential driver. The ADL5562 provides three selectable gain options up to 15.5 dB . An example circuit is shown in Figure 69; additional filtering between the ADL5562 output and the AD9265 input may be required to reduce out-ofband noise. See the ADL5562 data sheet for more information.


Figure 68. Differential Double Balun Input Configuration


## VOLTAGE REFERENCE

A stable and accurate voltage reference is built into the AD9265. The input range can be adjusted by varying the reference voltage applied to the AD9265, using either the internal reference or an externally applied reference voltage. The input span of the ADC tracks reference voltage changes linearly. The various reference modes are summarized in the sections that follow. The Reference Decoupling section describes the best practices PCB layout of the reference.

## Internal Reference Connection

A comparator within the AD9265 detects the potential at the SENSE pin and configures the reference into four possible modes, which are summarized in Table 11. If SENSE is grounded, the reference amplifier switch is connected to the internal resistor divider (see Figure 70), setting VREF to 1.0 V for a 2.0 V p-p fullscale input. In this mode, with SENSE grounded, the full scale can also be adjusted through the SPI port by adjusting Bit 6 and Bit 7 of Register 0x18. These bits can be used to change the full scale to 1.25 V p-p, 1.5 V p-p, 1.75 V p-p, or to the default of $2.0 \mathrm{~V} \mathrm{p}-\mathrm{p}$, as shown in Table 17.

Connecting the SENSE pin to the VREF pin switches the reference amplifier output to the SENSE pin, completing the loop and providing a 0.5 V reference output for a 1 V p-p full-scale input.


Figure 70. Internal Reference Configuration
If a resistor divider is connected external to the chip, as shown in Figure 71, the switch again sets to the SENSE pin.

This puts the reference amplifier in a noninverting mode with the VREF output defined as follows:

$$
V R E F=0.5 \times\left(1+\frac{R 2}{R 1}\right)
$$

The input range of the ADC always equals twice the voltage at the reference pin for either an internal or an external reference.


Figure 71. Programmable Reference Configuration
If the internal reference of the AD9265 is used to drive multiple converters to improve gain matching, the loading of the reference by the other converters must be considered. Figure 72 shows how the internal reference voltage is affected by loading.


Figure 72. VREF Accuracy vs. Load

Table 11. Reference Configuration Summary

| Selected Mode | SENSE Voltage | Resulting VREF (V) | Resulting Differential Span (V p-p) |
| :--- | :--- | :--- | :--- |
| External Reference | AVDD | N/A | $2 \times$ external reference |
| Internal Fixed Reference | VREF | 0.5 | 1.0 |
| Programmable Reference | 0.2 V to VREF | $0.5 \times\left(1+\frac{R 2}{R 1}\right)$ (see Figure 71) | $2 \times$ VREF |
| Internal Fixed Reference | AGND to 0.2 V | 1.0 | 2.0 |

## External Reference Operation

The use of an external reference may be necessary to enhance the gain accuracy of the ADC or improve thermal drift characteristics. Figure 73 shows the typical drift characteristics of the internal reference in 1.0 V mode.


Figure 73. Typical VREF Drift Update Figure
When the SENSE pin is tied to AVDD, the internal reference is disabled, allowing the use of an external reference. An internal reference buffer loads the external reference with an equivalent $6 \mathrm{k} \Omega$ load (see Figure 57). The internal buffer generates the positive and negative full-scale references for the ADC core. Therefore, the external reference must be limited to a maximum of 1.0 V .

## CLOCK INPUT CONSIDERATIONS

For optimum performance, the AD9265 sample clock inputs, CLK+ and CLK-, should be clocked with a differential signal. The signal is typically ac-coupled into the CLK+ and CLK- pins via a transformer or capacitors. These pins are biased internally (see Figure 74) and require no external bias.


Figure 74. Equivalent Clock Input Circuit

## Clock Input Options

The AD9265 has a very flexible clock input structure. Clock input can be a CMOS, LVDS, LVPECL, or sine wave signal. Regardless of the type of signal being used, clock source jitter is of the most concern, as described in the Jitter Considerations section.

Figure 75 and Figure 76 show two preferred methods for clocking the AD9265. A low jitter clock source is converted from a singleended signal to a differential signal using either an RF transformer or an RF balun.

The RF balun configuration is recommended for clock frequencies at 625 MHz and the RF transformer is recommended for clock frequencies from 10 MHz to 200 MHz . The back-to-back Schottky diodes across the transformer/balun secondary limit clock excursions into the AD9265 to approximately 0.8 V p-p differential.
This limit helps prevent the large voltage swings of the clock from feeding through to other portions of the AD9265 while preserving the fast rise and fall times of the signal that are critical to low jitter performance.


Figure 75. Transformer-Coupled Differential Clock (Up to 200 MHz )


Figure 76. Balun-Coupled Differential Clock ( 625 MHz )
If a low jitter clock source is not available, another option is to ac couple a differential PECL signal to the sample clock input pins, as shown in Figure 77. The AD9510/AD9511/AD9512/ AD9513/AD9514/AD9515/AD9516/AD9517/AD9518/AD9520/ AD9522 clock drivers offer excellent jitter performance.


Figure 77. Differential PECL Sample Clock (Up To Rated Sample Rate)
A third option is to ac-couple a differential LVDS signal to the sample clock input pins, as shown in Figure 78. The AD9510/ AD9511/AD9512/AD9513/AD9514/AD9515/AD9516/AD9517/ AD9518/AD9520/AD9522 clock drivers offer excellent jitter performance.


Figure 78. Differential LVDS Sample Clock (Up to Rated Sample Rate)

In some applications, it may be acceptable to drive the sample clock inputs with a single-ended CMOS signal. In such applications, drive the CLK+ pin directly from a CMOS gate, and bypass the CLK- pin to ground with a $0.1 \mu \mathrm{~F}$ capacitor (see Figure 79).


Figure 79. Single-Ended 1.8 V CMOS Input Clock (Up to 200 MHz )

## Clock Duty Cycle

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals and, as a result, may be sensitive to clock duty cycle. Commonly, a $\pm 5 \%$ tolerance is required on the clock duty cycle to maintain dynamic performance characteristics.
The AD9265 contains a duty cycle stabilizer (DCS) that retimes the nonsampling (falling) edge, providing an internal clock signal with a nominal $50 \%$ duty cycle. This allows the user to provide a wide range of clock input duty cycles without affecting the performance of the AD9265. Noise and distortion performance are nearly flat for a wide range of duty cycles with the DCS enabled. Jitter in the rising edge of the input is still of paramount concern and is not easily reduced by the internal stabilization circuit.
The duty cycle control loop does not function for clock rates less than 20 MHz nominally. The loop has a time constant associated with it that must be considered in applications in which the clock rate can change dynamically. A wait time of $1.5 \mu \mathrm{~s}$ to $5 \mu \mathrm{~s}$ is required after a dynamic clock frequency increase or decrease before the DCS loop is relocked to the input signal. During the time period that the loop is not locked, the DCS loop is bypassed, and the internal device timing is dependent on the duty cycle of the input clock signal. In such applications, it may be appropriate to disable the duty cycle stabilizer. The DCS can also be disabled in some cases when using the input clock divider circuit, see the Input Clock Divider section for additional information. In all other applications, enabling the DCS circuit is recommended to maximize ac performance.
The DCS is enabled by setting the SDIO/DCS pin high when operating in the external pin mode (see Table 12). If the SPI mode is enabled, the DCS is enabled by default and can be disabled by writing a $0 \times 00$ to Address $0 \times 09$.

## Input Clock Divider

The AD9265 contains an input clock divider with the ability to divide the input clock by integer values between 2 and 8 . For clock divide ratios of $2,4,6$, or 8 , the duty cycle stabilizer (DCS) is not required because the output of the divider inherently produces a $50 \%$ duty cycle. Enabling the DCS with the clock divider in these divide modes may cause a slight degradation in SNR; therefore, disabling the DCS is recommended. For other divide ratios, divide-by-3, divide-by-5, and divide-by-7, the duty cycle output from the clock divider is related to the input clock's duty cycle. In these modes, if the input clock has a $50 \%$ duty cycle, the DCS is again not required. However, if a $50 \%$ duty cycle input clock is not available, the DCS must be enabled for proper part operation.
The AD9265 clock divider can be synchronized using an external sync signal applied to the SYNC pin input. Bit 1 and Bit 2 of Register 0x100 allow the clock divider to be resynchronized on every SYNC signal or only on the first SYNC signal after the register is written. A valid signal at the SYNC pin causes the clock divider to reset to its initial state. This synchronization feature allows multiple parts to have their clock dividers aligned to guarantee simultaneous input sampling. If the SYNC pin is not used, it should be tied to AGND.

## Jitter Considerations

High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR from the low frequency $\operatorname{SNR}\left(\mathrm{SNR}_{\mathrm{LF}}\right)$ at a given input frequency ( $\mathrm{f}_{\text {INPuT }}$ ) due to jitter ( $\mathrm{t}_{\mathrm{RMS}}$ ) can be calculated by

$$
S N R_{H F}=-10 \log \left[\left(2 \pi \times f_{I N P U T} \times t_{\text {RMS }}\right)^{2}+10^{\left(-S N R_{L F} / 10\right)}\right]
$$

In the equation, the rms aperture jitter represents the clock input jitter specification. IF undersampling applications are particularly sensitive to jitter, as illustrated in Figure 80.


Figure 80. SNR vs. Input Frequency and Jitter

Treat the clock input as an analog signal in cases in which aperture jitter may affect the dynamic range of the AD9265. To avoid modulating the clock signal with digital noise, separate power supplies for clock drivers from the ADC output driver supplies. Low jitter, crystal controlled oscillators make the best clock sources. If the clock is generated from another type of source (by gating, dividing, or another method), the output clock should be retimed by the original clock at the last step.

Refer to Application Note AN-501, Aperture Uncertainty and ADC System Performance, and Application Note AN-756, Sampled Systems and the Effects of Clock Phase Noise and Jitter, for more information about jitter performance as it relates to ADCs.

## POWER DISSIPATION AND STANDBY MODE

As shown in Figure 81, the power dissipated by the AD9265 is proportional to its sample rate. In CMOS output mode, the digital power dissipation is determined primarily by the strength of the digital drivers and the load on each output bit.
The maximum DRVDD current (IDRVDD) can be approximately calculated as

$$
I D R V D D=V D R V D D \times C_{L O A D} \times f_{C L K} \times N
$$

where $N$ is the number of output bits ( 16 data bits plus 1 DCO , in the case of the AD9265).

This maximum current occurs when every output bit switches on every clock cycle, that is, a full-scale square wave at the Nyquist frequency of $\mathrm{f}_{\text {CLK }} / 2$. In practice, the DRVDD current is established by the average number of output bits switching, which is determined by the sample rate and the characteristics of the analog input signal.
Reducing the capacitive load presented to the output drivers can minimize digital power consumption. The data shown in Figure 81, Figure 82, and Figure 83 were taken using a 70 MHz analog input signal with a 5 pF load on each output driver.


Figure 81. AD9265-125 Power and Current vs. Sample Rate


Figure 82. AD9265-105 Power and Current vs. Sample Rate


Figure 83. AD9265-80 Power and Current vs. Sample Rate
By asserting PDWN (either through the SPI port or by asserting the PDWN pin high), the AD9265 is placed in power-down mode. In this state, the ADC typically dissipates 0.05 mW . During powerdown, the output drivers are placed in a high impedance state. Asserting the PDWN pin low returns the AD9265 to its normal operating mode.
Low power dissipation in power-down mode is achieved by shutting down the reference, reference buffer, biasing networks, and clock. Internal capacitors are discharged when entering powerdown mode and then must be recharged when returning to normal operation.
When using the SPI port interface, the user can place the ADC in power-down mode or standby mode. Standby mode allows the user to keep the internal reference circuitry powered when faster wake-up times are required. In addition, when using the SPI mode, the user can change the function of the external PDWN pin to either place the part in power-down or standby mode. See the Memory Map Register Description section for more details.

## DIGITAL OUTPUTS

The AD9265 output drivers can be configured to interface with 1.8 V CMOS logic families. The AD9265 can also be configured for LVDS outputs using a DRVDD supply voltage of 1.8 V . The AD9265 defaults to CMOS output mode but can be placed into LVDS mode either by setting the LVDS pin high or by using the SPI port to place the part into LVDS mode. Because most users do not toggle between CMOS and LVDS mode during operation, use of the LVDS pin is recommended to avoid any power-up loading issues on the CMOS configured outputs.
In CMOS output mode, the output drivers are sized to provide sufficient output current to drive a wide variety of logic families. However, large drive currents tend to cause current glitches on the supplies, which may affect converter performance. Applications requiring the ADC to drive large capacitive loads or large fanouts may require external buffers or latches.

In LVDS output mode two output drive levels can be selected, either ANSI LVDS or reduced swing LVDS mode. Using the reduced swing LVDS mode lowers the DRVDD current and reduces power consumption. The reduced swing LVDS mode can be selected by asserting the LVDS_RS pin or by selecting this mode via the SPI port.
The output data format is selected for either offset binary or twos complement by setting the SCLK/DFS pin when operating in the external pin mode (see Table 12).
As detailed in Application Note AN-877, Interfacing to High Speed ADCs via SPI, the data format can be selected for offset binary, twos complement, or gray code when using the SPI control.

Table 12. SCLK/DFS Mode Selection (External Pin Mode)

| Voltage at <br> Pin | SCLK/DFS | SDIO/DCS |
| :--- | :--- | :--- |
| AGND | Offset binary (default) | DCS disabled |
| SVDD | Twos complement | DCS enabled (default) |

## Digital Output Enable Function (OEB)

The AD9265 has a flexible three-state ability for the digital output pins. The three-state mode is enabled using the OEB pin or through the SPI interface. If the OEB pin is low, the output data drivers and DCOs are enabled. If the OEB pin is high, the output data drivers and DCOs are placed in a high impedance state. This OEB function is not intended for rapid access to the data bus. Note that OEB is referenced to the output driver supply (DRVDD) and should not exceed that supply voltage.
When using the SPI interface, the data and DCO outputs can be three-stated by using the output enable bar bit in Register 0x14.

## TIMING

The AD9265 provides latched data with a pipeline delay of 12 clock cycles ( 12.5 clock cycles in LVDS mode). Data outputs are available one propagation delay ( $\mathrm{t}_{\mathrm{PD}}$ ) after the rising edge of the clock signal.
Minimize the length of the output data lines and loads placed on them to reduce transients within the AD9265. These transients can degrade converter dynamic performance.
The lowest typical conversion rate of the AD9265 is 10 MSPS. At clock rates below 10 MSPS, dynamic performance can degrade.

## Data Clock Output (DCO)

The AD9265 provides a single data clock output (DCO) pin in CMOS output mode and two differential data clock output (DCO) pins in LVDS mode intended for capturing the data in an external register. In CMOS output mode, the data outputs are valid on the rising edge of DCO, unless the DCO clock polarity has been changed via the SPI. In LVDS output mode, data is output as double data rate with the odd numbered output bits transitioning near the rising edge of DCO and the even numbered output bits transitioning near the falling edge of DCO. See Figure 2 for a graphical timing description.

Table 13. Output Data Format

| Input (V) | Condition (V) | Offset Binary Output Mode | Twos Complement Mode | OR |
| :--- | :--- | :--- | :--- | :--- |
| VIN+ - VIN- | <-VREF - 0.5 LSB | 0000000000000000 | 1000000000000000 | 1 |
| VIN+ - VIN- | $=-$ VREF | 0000000000000000 | 1000000000000000 | 0 |
| VIN+ - VIN- | $=0$ | 1000000000000000 | 0000000000000000 | 0 |
| VIN+ - VIN- | $=+$ VREF - 1.0 LSB | 1111111111111111 | 0111111111111111 | 0 |
| VIN+ - VIN- | >+VREF - 0.5 LSB | 1111111111111111 | 0111111111111111 | 1 |

## BUILT-IN SELF-TEST (BIST) AND OUTPUT TEST

The AD9265 includes built-in test features designed to enable verification of the integrity of the part as well as facilitate board level debugging. A BIST (built-in self-test) feature is included that verifies the integrity of the digital datapath of the AD9265. Various output test options are also provided to place predictable values on the outputs of the AD9265.

## BUILT-IN SELF-TEST (BIST)

The BIST is a thorough test of the digital portion of the selected AD9265 signal path. When enabled, the test runs from an internal pseudorandom noise (PN) source through the digital datapath starting at the ADC block output. The BIST sequence runs for 512 cycles and stops. The BIST signature value is placed in Register 0x24 and Register 0x25.

The outputs are not disconnected during this test, so the PN sequence can be observed as it runs. The PN sequence can be continued from its last value or reset from the beginning, based on the value programmed in Register 0x0E, Bit 2. The BIST signature result varies based on the part configuration.

## OUTPUT TEST MODES

The output test options are shown in Table 17. When an output test mode is enabled, the analog section of the ADC is disconnected from the digital back end blocks and the test pattern is run through the output formatting block. Some of the test patterns are subject to output formatting, and some are not. The seed value for the PN sequence tests can be forced if the PN reset bits are used to hold the generator in reset mode by setting Bit 4 or Bit 5 of Register 0x0D. These tests can be performed with or without an analog signal (if present, the analog signal is ignored), but they do require an encode clock. For more information, see Application Note AN-877, Interfacing to High Speed ADCs via SPI.

## SERIAL PORT INTERFACE (SPI)

The AD9265 serial port interface (SPI) allows the user to configure the converter for specific functions or operations through a structured register space provided inside the ADC. The SPI gives the user added flexibility and customization, depending on the application. Addresses are accessed via the serial port and can be written to or read from via the port. Memory is organized into bytes that can be further divided into fields, which are documented in the Memory Map section. For detailed operational information, see Application Note AN-877, Interfacing to High Speed ADCs via SPI.

## CONFIGURATION USING THE SPI

Three pins define the SPI of this ADC: the SCLK/DFS pin, the SDIO/DCS pin, and the CSB pin (see Table 14). The SCLK/DFS (a serial clock) is used to synchronize the read and write data presented from and to the ADC. The SDIO/DCS (serial data input/output) is a dual-purpose pin that allows data to be sent and read from the internal ADC memory map registers. The CSB (chip select bar) is an active low control that enables or disables the read and write cycles.

Table 14. Serial Port Interface Pins

| Pin Mnemonic | Function |
| :--- | :--- |
| SCLK/DFS | Serial clock. The SCLK function of the pin is for <br> the serial shift clock input, which is used to <br> Synchronize serial interface reads and writes. |
| CSB | SDIO is the serial data input/output function <br> of the pin. A dual-purpose pin that typically <br> serves as an input or an output, depending on <br> the instruction being sent and the relative <br> position in the timing frame. <br> Chip select bar. An active low control that <br> gates the read and write cycles. |

The falling edge of the CSB, in conjunction with the rising edge of the SCLK, determines the start of the framing. See Figure 84 and Table 5 for an example of the serial timing and its definitions.
Other modes involving the CSB are available. The CSB can be held low indefinitely, which permanently enables the device; this is called streaming. The CSB can stall high between bytes to allow for additional external timing. When CSB is tied high at power-up, SPI functions are placed in high impedance mode. This mode turns on any SPI pin secondary functions. When CSB is toggled low after power-up, the part remains in SPI mode and does not revert back to pin mode.
During an instruction phase, a 16-bit instruction is transmitted. Data follows the instruction phase, and its length is determined by the W0 and W1 bits.

All data is composed of 8-bit words. The first bit of the first byte in a multibyte serial data transfer frame indicates whether a read command or a write command is issued. This allows the serial data input/output (SDIO) pin to change direction from an input to an output.
In addition to word length, the instruction phase determines whether the serial frame is a read or write operation, allowing the serial port to be used both to program the chip and to read the contents of the on-chip memory. If the instruction is a readback operation, performing a readback causes the serial data input/ output (SDIO) pin to change direction from an input to an output at the appropriate point in the serial frame.

Data can be sent in MSB-first mode or in LSB-first mode. MSB first is the default on power-up and can be changed via the SPI port configuration register. For more information about this and other features, see Application Note AN-877, Interfacing to High Speed ADCs via SPI.

## HARDWARE INTERFACE

The pins described in Table 14 comprise the physical interface between the user programming device and the serial port of the AD9265. The SCLK pin and the CSB pin function as inputs when using the SPI interface. The SDIO pin is bidirectional, functioning as an input during write phases and as an output during readback.

The AD9265 has a separate supply pin for the SPI interface, SVDD. The SVDD pin can be set at any level between 1.8 V and 3.3 V to enable operation with a SPI bus at these voltages without requiring level translation. If the SPI port is not used, SVDD can be tied to the DRVDD voltage.
The SPI interface is flexible enough to be controlled by either FPGAs or microcontrollers. One method for SPI configuration is described in detail in Application Note AN-812, MicrocontrollerBased Serial Port Interface (SPI) Boot Circuit.
The SPI port should not be active during periods when the full dynamic performance of the converter is required. Because the SCLK signal, the CSB signal, and the SDIO signal are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and the AD9265 to prevent these signals from transitioning at the converter inputs during critical sampling periods.

Some pins serve a dual function when the SPI interface is not being used. When the pins are tied to AVDD or ground during device power-on, they are associated with a specific function. The Digital Outputs section describes those alternate functions that are supported on the AD9265.

## CONFIGURATION WITHOUT THE SPI

In applications that do not interface to the SPI control registers, the SDIO/DCS pin and the SCLK/DFS pin serve as standalone CMOS-compatible control pins. When the device is powered up, it is assumed that the user intends to use the pins as static control lines for the duty cycle stabilizer and output data format feature control. In this mode, connect the CSB chip select to AVDD, which disables the serial port interface.
The OEB pin, the DITHER pin, the LVDS pin, the LVDS_RS pin, and the PDWN pin are active control lines in both external pin mode and SPI mode. The input from these pins or the SPI register setting is used to determine the mode of operation for the part.

Table 15. Mode Selection

| Pin | External Voltage | Configuration |
| :---: | :---: | :---: |
| SDIO/DCS | SVDD (default) | Duty cycle stabilizer enabled |
|  | AGND | Duty cycle stabilizer disabled |
| SCLK/DFS | SVDD | Twos complement enabled |
|  | AGND (default) | Offset binary enabled |
| OEB | DRVDD | Outputs in high impedance |
|  | AGND (default) | Outputs enabled |
| PDWN | AVDD | Chip in power-down or standby mode |
|  | AGND (default) | Normal operation |
| LVDS | AGND (default) | CMOS output mode |
|  | AVDD | LVDS output mode |
| LVDS_RS | AGND (default) | ANSI LVDS output levels |
|  | AVDD | Reduced swing LVDS output levels |
| DITHER | AGND (default) | Dither disabled |
|  | AVDD | Dither enabled |

## SPI ACCESSIBLE FEATURES

Table 16 provides a brief description of the general features that are accessible via the SPI. These features are described in detail in Application Note AN-877, Interfacing to High Speed ADCs via SPI. The AD9265 part-specific features are described in detail following Table 17, the external memory map register table.

Table 16. Features Accessible Using the SPI

| Feature <br> Name | Description |
| :--- | :--- |$|$| Mode | Allows the user to set either power-down mode or <br> standby mode <br> Allows the user to access the DCS, set the clock <br> divider, set the clock divider phase, and enable <br> the SYNC input <br> Allows the user to digitally adjust the converter <br> offset <br> Allows the user to set test modes to have known <br> data on output bits |
| :--- | :--- |
| Test I/O | Allows the user to set the output mode <br> Output Mode |
| Output Phase | Allows the user to set the output clock polarity <br> Allows the user to vary the DCO delay |
| VREF | Allows the user to set the reference voltage |



## MEMORY MAP

## READING THE MEMORY MAP REGISTER TABLE

Each row in the memory map register table has eight bit locations. The memory map is roughly divided into four sections: the chip configuration registers (Address $0 \times 00$ to Address 0x02); the transfer register (Address 0xFF); the ADC functions registers, including setup, control, and test (Address 0x08 to Address 0x30); and the digital feature control register (Address 0x100).
The memory map register table (see Table 17) documents the default hexadecimal value for each hexadecimal address shown. The column with the heading, Bit 7 (MSB), is the start of the default hexadecimal value given. For example, Address 0x18, the VREF select register, has a hexadecimal default value of $0 \times \mathrm{xC} 0$. This means that Bit $7=1$, Bit $6=1$, and the remaining bits are 0 s. This setting is the default reference selection setting. The default value uses a 2.0 V p-p reference. For more information on this function and others, see Application Note AN-877, Interfacing to High Speed ADCs via SPI. This document details the functions controlled by Register $0 \times 00$ to Register 0xFF. The remaining register, Register 0x100, is documented in the Memory Map Register Description section.

## Open Locations

All address and bit locations that are not included in Table 17 are not currently supported for this device. Unused bits of a valid address location should be written with 0 s. Writing to these locations is required only when part of an address location is open (for example, Address $0 \times 18$ ). If the entire address location is open (for example, Address 0x13), this address location should not be written.

## Default Values

After the AD9265 is reset, critical registers are loaded with default values. The default values for the registers are given in the memory map register table, Table 17.

## Logic Levels

An explanation of logic level terminology follows:

- "Bit is set" is synonymous with "bit is set to Logic 1" or "writing Logic 1 for the bit."
- "Clear a bit" is synonymous with "bit is set to Logic 0 " or "writing Logic 0 for the bit."


## Transfer Register Map

Address $0 \times 08$ to Address $0 \times 18$ are shadowed. Writes to these addresses do not affect part operation until a transfer command is issued by writing 0 x 01 to Address 0 xFF , setting the transfer bit. This allows these registers to be updated internally and simultaneously when the transfer bit is set. The internal update takes place when the transfer bit is set, and the bit autoclears.

## MEMORY MAP REGISTER TABLE

All address and bit locations that are not included in Table 17 are not currently supported for this device.
Table 17. Memory Map Registers

| Addr. <br> (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default Value <br> (Hex) | Default Notes/ Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Chip Configuration Registers |  |  |  |  |  |  |  |  |  |  |  |
| 0x00 | SPI port configuration | 0 | LSB first | Soft reset | 1 | 1 | Soft reset | $\begin{aligned} & \text { LSB } \\ & \text { first } \end{aligned}$ | 0 | 0x18 | The nibbles are mirrored so LSB-first mode or MSB-first mode registers correctly, regardless of shift mode |
| 0x01 | Chip ID | 8-bit Chip ID[7:0], AD9265 = 0x64 (default) |  |  |  |  |  |  |  | 0x64 | Read only |
| $0 \times 02$ | Chip grade | Open | Open | Speed gr $\begin{gathered} 01=125 \\ 10=105 \\ 11=80 \end{gathered}$ | ade ID <br> MSPS <br> MSPS <br> MSPS | Open | Open | Open | Open |  | Speed grade ID used to differentiate devices; read only |
| Transfer Register |  |  |  |  |  |  |  |  |  |  |  |
| 0xFF | Transfer | Open | Open | Open | Open | Open | Open | Open | Transfer | 0x00 | Synchronously transfers data from the master shift register to the slave |
| ADC Functions Registers |  |  |  |  |  |  |  |  |  |  |  |
| 0x08 | Power modes | 1 | Open | External power-down pinfunction 0 = powerdown 1 = standby | Open | Open | Open | Internal power-down mode $00=$ normal operation$01 \text { = full power- }$ down 10 = standby 11 = normal operation |  | 0x80 | Determines various generic modes of chip operation |
| 0x09 | Global clock | Open | Open | Open | Open | Open | Open | Open | Duty <br> cycle stabilizer (default) | 0x01 |  |
| 0x0B | Clock divide (global) | Open | Open | Open | Open | Open | Clock divide ratio $000=$ divide by 1 001 = divide by 2 $010=$ divide by 3 011 = divide by 4 $100=$ divide by 5 101 = divide by 6 $110=$ divide by 7 $111=$ divide by 8 |  |  | 0x00 | Clock divide values other than 000 automatically cause the duty stabilizer to become active. |
| 0x0D | Test mode | Open | Open | Reset PN23 generator | Reset PN9 generator | Open | Output test mode $000=$ off (default) 001 = midscale short 010 = positive FS <br> 011 = negative FS <br> $100=$ alternating checkerboard <br> 101 = PN 23 sequence <br> $110=$ PN 9 sequence <br> 111 = one/zero word toggle |  |  | 0x00 | When this register is set, the test data is placed on the output pins in place of normal data |
| 0x0E | BIST enable | Open | Open | Open | Open | Open | Reset BIST sequence | Open | BIST enable | 0x04 |  |


| Addr. <br> (Hex) | Register Name | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (LSB) | Default Value (Hex) | Default Notes/ Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0x14 | Output mode | Drive strength $0=$ ANSI LVDS <br> 1 = reduced LVDS | Output type $\begin{aligned} & 0=\mathrm{CMOS} \\ & 1=\mathrm{LVDS} \end{aligned}$ | Open | Output enable bar | Open | Output invert | $\begin{array}{r} \quad \begin{array}{r} f \\ f \\ 00 \end{array}=0 \\ 0 \\ \text { con } \\ 01= \\ 11=0 \end{array}$ | tput <br> mat <br> set binary <br> twos <br> lement <br> ray code <br> set binary | 0x00 | Configures the outputs and the format of the data |
| 0x16 | Clock phase control | Invert DCO clock | Open | Open | Open | Open | Input clo <br> $001=$ <br> $010=$ <br> $011=$ <br> $100=$ <br> $101=$ <br> $110=$ <br> $111=$ | divider $0=\text { no } d$ <br> input cl <br> input clo <br> input clo <br> input clo <br> input clo <br> input clo <br> input clo | hase adjust <br> y <br> k cycle <br> cycles <br> cycles <br> cycles <br> cycles <br> cycles <br> cycles | 0x00 | Allows selection of clock delays into the input clock divider |
| 0x17 | DCO output delay | Open | Open | Open | $\begin{gathered} \text { DCO clock delay } \\ (\text { delay }=2500 \mathrm{ps} \times \text { register value } / 31) \\ 00000=0 \mathrm{ps} \\ 00001=81 \mathrm{ps} \\ 00010=161 \mathrm{ps} \\ \ldots \\ 11110=2419 \mathrm{ps} \\ 11111=2500 \mathrm{ps} \end{gathered}$ |  |  |  |  | 0x00 |  |
| 0x18 | VREF select | Reference voltage selection$\begin{gathered} 00=1.25 \mathrm{~V} \text { p-p } \\ 01=1.5 \mathrm{~V}-\mathrm{p} \\ 10=1.75 \mathrm{~V}-\mathrm{p} \\ 11=2.0 \mathrm{~V}-\mathrm{p} \text { (default) } \end{gathered}$ |  | Open | Open | Open | Open | Open | Open | 0xC0 |  |
| 0x24 | BIST signature LSB | BIST Signature[7:0] |  |  |  |  |  |  |  | $0 \times 00$ | Read only |
| 0x25 | $\begin{aligned} & \hline \text { BIST } \\ & \text { signature } \\ & \text { MSB } \\ & \hline \end{aligned}$ |  |  |  | Signature |  |  |  |  | 0x00 | Read only |
| 0x30 | Dither enable | Open | Open | Open | Dither enable | Open | Open | Open | Open | 0x00 |  |
| Digital Feature Control Register |  |  |  |  |  |  |  |  |  |  |  |
| 0x100 | Sync control | Open | Open | Open | Open | Open | Clock divider next sync only | Clock divider sync enable | Master sync enable | 0x00 |  |

## MEMORY MAP REGISTER DESCRIPTIONS

For additional information about functions controlled in Register 0x00 to Register 0xFF, see Application Note AN-877, Interfacing to High Speed ADCs via SPI.

## Sync Control (Register 0x100)

Bits[7:3]-Reserved
These bits are reserved.

## Bit 2-Clock Divider Next Sync Only

If the master sync enable bit (Address $0 \times 100$, Bit 0 ) and the clock divider sync enable bit (Address 0x100, Bit 1) are high, Bit 2 allows the clock divider to sync to the first sync pulse it receives
and to ignore the rest. The clock divider sync enable bit (Address $0 x 100$, Bit 1) resets after it syncs.

## Bit 1-Clock Divider Sync Enable

Bit 1 gates the sync pulse to the clock divider. The sync signal is enabled when Bit 1 is high and Bit 0 is high. This is continuous sync mode.
Bit 0-Master Sync Enable
Bit 0 must be high to enable any of the sync functions. If the sync capability is not used, this bit should remain low to conserve power.

## APPLICATIONS INFORMATION

## DESIGN GUIDELINES

Before starting design and layout of the AD9265 as a system, it is recommended that the designer become familiar with these guidelines, which discuss the special circuit connections and layout requirements that are needed for certain pins.

## Power and Ground Recommendations

When connecting power to the AD9265, it is recommended that two separate 1.8 V supplies be used. Use one supply for analog (AVDD); use a separate supply for the digital outputs (DRVDD). Several different decoupling capacitors can be used to cover both high and low frequencies. Locate these capacitors close to the point of entry at the PCB level and close to the pins of the part, with minimal trace length. The power supply for the SPI port, SVDD, should not contain excessive noise and should also be bypassed close to the part.
A single PCB ground plane should be sufficient when using the AD9265. With proper decoupling and smart partitioning of the PCB analog, digital, and clock sections, optimum performance is easily achieved.

## LVDS Operation

The AD9265 can be configured for CMOS or LVDS output mode on power-up using the LVDS pin, Pin 44. If LVDS operation is desired, connect Pin 44 to AVDD. LVDS operation can also be enabled through the SPI port. If CMOS operation is desired, connect Pin 44 to AGND.

## Exposed Paddle Thermal Heat Slug Recommendations

It is mandatory that the exposed paddle on the underside of the ADC be connected to the analog ground (AGND) to achieve the best electrical and thermal performance. A continuous, exposed (no solder mask) copper plane on the PCB should mate to the AD9265 exposed paddle, Pin 0.
The copper plane should have several vias to achieve the lowest possible resistive thermal path for heat dissipation to flow through the bottom of the PCB. Fill or plug these vias with nonconductive epoxy.

To maximize the coverage and adhesion between the ADC and the PCB, overlay a silkscreen to partition the continuous plane on the PCB into several uniform sections. This provides several tie points between the ADC and the PCB during the reflow process. Using one continuous plane with no partitions guarantees only one tie point between the ADC and the PCB. For detailed information about packaging and PCB layout of chip scale packages, see Application Note AN-772, A Design and Manufacturing Guide for the Lead Frame Chip Scale Package (LFCSP).

## VCM

Decouple the VCM pin to ground with a $0.1 \mu \mathrm{~F}$ capacitor, as shown in Figure 67.

## RBIAS

The AD9265 requires that a $10 \mathrm{k} \Omega$ resistor be placed between the RBIAS pin and ground. This resistor sets the master current reference of the ADC core and should have at least a $1 \%$ tolerance.

## Reference Decoupling

Decouple the VREF pin externally to ground with a low ESR, $1.0 \mu \mathrm{~F}$ capacitor in parallel with a low ESR, $0.1 \mu \mathrm{~F}$ ceramic capacitor.

## SPI Port

The SPI port should not be active during periods when the full dynamic performance of the converter is required. Because the SCLK, CSB, and SDIO signals are typically asynchronous to the ADC clock, noise from these signals can degrade converter performance. If the on-board SPI bus is used for other devices, it may be necessary to provide buffers between this bus and the AD9265 to keep these signals from transitioning at the converter inputs during critical sampling periods.

## OUTLINE DIMENSIONS


*COMPLIANT TO JEDEC STANDARDS MO-220-VKKD-2
WITH EXCEPTION TO EXPOSED PAD DIMENSION
Figure 85. 48-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$7 \mathrm{~mm} \times 7 \mathrm{~mm}$ Body, Very Thin Quad
(CP-48-8)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{\mathbf{1}}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| AD9265BCPZ-125 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-8 |
| AD9265BCPZRL7-125 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-8 |
| AD9265BCPZ-105 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-8 |
| AD9265BCPZRL7-105 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-8 |
| AD9265BCPZ-80 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-8 |
| AD9265BCPZRL7-80 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 -Lead Lead Frame Chip Scale Package [LFCSP_VQ] | CP-48-8 |
| AD9265-125EBZ |  | Evaluation Board |  |
| AD9265-FMC-125EBZ |  | Evaluation Board |  |
| AD9265-105EBZ |  | Evaluation Board |  |
| AD9265-80EBZ |  | Evaluation Board |  |

[^3]NOTES
$\square$
Data Sheet
NOTES

## NOTES

## Mouser Electronics

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD9265-FMC-125EBZ AD9265BCPZ-125 AD9265-125EBZ AD9265-105EBZ AD9265-80EBZ AD9265BCPZ-80
AD9265BCPZ-105 AD9265BCPZRL7-105 AD9265BCPZRL7-125 AD9265BCPZRL7-80


[^0]:    ${ }^{1}$ The suffix following the part number refers to the model found in the Ordering Guide section.
    ${ }^{2}$ Measured with a low input frequency, full-scale sine wave, with approximately 5 pF loading on each output bit.
    ${ }^{3}$ Input capacitance refers to the effective capacitance between one differential input pin and AGND.
    ${ }^{4}$ Standby power is measured with a dc input, the CLK pins (CLK+, CLK-) inactive (set to AVDD or AGND).

[^1]:    ${ }^{1}$ Pull-up.
    ${ }^{2}$ Pull-down.

[^2]:    ${ }^{1}$ The suffix following the part number refers to the model found in the Ordering Guide section.
    ${ }^{2}$ Conversion rate is the clock rate after the divider.
    ${ }^{3}$ See the Input Clock Divider section for additional information on using the DCS with the input clock divider.
    ${ }^{4}$ Additional DCO delay can be added by writing to Bit 0 through Bit 4 in SPI Register 0x17 (see Table 17).
    ${ }^{5}$ Wake-up time is defined as the time required to return to normal operation from power-down mode.

[^3]:    ${ }^{1} \mathrm{Z}=$ RoHS Compliant Part.

